

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com/">http://www.nexperia.com/</a>, <a href="http://www.nexperia.com/">http://www.nexperia.com/</a>, <a href="http://www.nexperia.com/">use http://www.nexperia.com/</a>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

#### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT85**4-bit magnitude comparator

Product specification
File under Integrated Circuits, IC06

December 1990





#### **74HC/HCT85**

#### **FEATURES**

- · Serial or parallel expansion without extra gating
- Magnitude comparison of any binary words
- · Output capability: standard
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT85 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT85 are 4-bit magnitude comparators that can be expanded to almost any length. They perform comparison of two 4-bit binary, BCD or other monotonic codes and present the three possible magnitude results at the outputs ( $Q_{A>B}$ ,  $Q_{A=B}$  and  $Q_{A<B}$ ). The 4-bit inputs are

weighted ( $A_0$  to  $A_3$  and  $B_0$  to  $B_3$ ), where  $A_3$  and  $B_3$  are the most significant bits.

The operation of the "85" is described in the function table, showing all possible logic conditions. The upper part of the table describes the normal operation under all conditions that will occur in a single device or in a series expansion scheme. In the upper part of the table the three outputs are mutually exclusive. In the lower part of the table, the outputs reflect the feed forward conditions that exist in the parallel expansion scheme.

For proper compare operation the expander inputs ( $I_{A>B}$ ,  $I_{A=B}$  and  $I_{A<B}$ ) to the least significant position must be connected as follows:  $I_{A<B} = I_{A>B} = LOW$  and  $I_{A=B} = HIGH$ .

For words greater than 4-bits, units can be cascaded by connecting outputs  $Q_{A < B}$ ,  $Q_{A > B}$  and  $Q_{A = B}$  to the corresponding inputs of the significant comparator.

#### **QUICK REFERENCE DATA**

 $GND = 0 \text{ V}; T_{amb} = 25 \, ^{\circ}\text{C}; t_r = t_f = 6 \text{ ns}$ 

| SYMBOL                              | PARAMETER                                                         | CONDITIONS                                    | TYP | LINUT                             |      |
|-------------------------------------|-------------------------------------------------------------------|-----------------------------------------------|-----|-----------------------------------|------|
| STWIBUL                             | PARAMETER                                                         | CONDITIONS                                    | нс  | 22<br>20<br>15<br>15<br>3.5<br>20 | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                                                 | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |                                   |      |
|                                     | $A_n$ , $B_n$ to $Q_{A>B}$ , $Q_{A$                               |                                               | 20  | 22                                | ns   |
|                                     | $A_n$ , $B_n$ to $Q_{A=B}$                                        |                                               | 18  | 20                                | ns   |
|                                     | $I_{A < B,}$ $I_{A=B}$ , $I_{A > B}$ to $Q_{A < B}$ , $Q_{A > B}$ |                                               | 15  | 15                                | ns   |
|                                     | $I_{A=B}$ to $Q_{A=B}$                                            |                                               | 11  | 15                                | ns   |
| Cı                                  | input capacitance                                                 |                                               | 3.5 | 3.5                               | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per package                         | notes 1 and 2                                 | 18  | 20                                | pF   |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

fo = output frequency in MHz

 $\sum (C_1 \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# **74HC/HCT85**

#### **PIN DESCRIPTION**

| PIN NO.        | SYMBOL                           | NAME AND FUNCTION       |
|----------------|----------------------------------|-------------------------|
| 2              | I <sub>A<b< sub=""></b<></sub>   | A < B expansion input   |
| 3              | I <sub>A=B</sub>                 | A = B expansion input   |
| 4              | I <sub>A&gt;B</sub>              | A > B expansion input   |
| 5              | Q <sub>A&gt;B</sub>              | A > B output            |
| 6              | $Q_{A=B}$                        | A = B output            |
| 7              | $Q_{A < B}$                      | A < B output            |
| 8              | GND                              | ground (0 V)            |
| 9, 11, 14, 1,  | B <sub>0</sub> to B <sub>3</sub> | word B inputs           |
| 10, 12, 13, 15 | A <sub>0</sub> to A <sub>3</sub> | word A inputs           |
| 16             | V <sub>CC</sub>                  | positive supply voltage |







# 4-bit magnitude comparator

# **74HC/HCT85**



#### **APPLICATIONS**

- Process controllers
- Servo-motor control

#### **FUNCTION TABLE**

| COMPARING INPUTS                |                                 |                                 |                                 | С                   | ASCADING                       | INPUTS           |                     | OUTPUTS                        |                  |  |  |
|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------|--------------------------------|------------------|---------------------|--------------------------------|------------------|--|--|
| A <sub>3</sub> , B <sub>3</sub> | A <sub>2</sub> , B <sub>2</sub> | A <sub>1</sub> , B <sub>1</sub> | A <sub>0</sub> , B <sub>0</sub> | I <sub>A&gt;B</sub> | I <sub>A<b< sub=""></b<></sub> | I <sub>A=B</sub> | Q <sub>A&gt;B</sub> | Q <sub>A<b< sub=""></b<></sub> | Q <sub>A=B</sub> |  |  |
| A <sub>3</sub> >B <sub>3</sub>  | X                               | Х                               | Х                               | Х                   | Х                              | Х                | Н                   | L                              | L                |  |  |
| A <sub>3</sub> <b<sub>3</b<sub> | X                               | X                               | X                               | Χ                   | X                              | X                | L                   | H                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | A <sub>2</sub> >B <sub>2</sub>  | X                               | X                               | X                   | X                              | X                | Н                   | L                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | $A_2 < B_2$                     | X                               | X                               | X                   | X                              | X                | L                   | Н                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | A <sub>2</sub> =B <sub>2</sub>  | A <sub>1</sub> >B <sub>1</sub>  | X                               | X                   | X                              | X                | Н                   | L                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | $A_2=B_2$                       | A <sub>1</sub> <b<sub>1</b<sub> | X                               | Χ                   | X                              | X                | L                   | H                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | $A_2=B_2$                       | A <sub>1</sub> =B <sub>1</sub>  | $A_0>B_0$                       | Χ                   | X                              | X                | H                   | L                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | A <sub>2</sub> =B <sub>2</sub>  | A <sub>1</sub> =B <sub>1</sub>  | $A_0 < B_0$                     | X                   | X                              | X                | L                   | Н                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | $A_2=B_2$                       | A <sub>1</sub> =B <sub>1</sub>  | $A_0 = B_0$                     | Н                   | L                              | L                | Н                   | L                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | A <sub>2</sub> =B <sub>2</sub>  | A <sub>1</sub> =B <sub>1</sub>  | $A_0=B_0$                       | L                   | Н                              | L                | L                   | H                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | $A_2=B_2$                       | A <sub>1</sub> =B <sub>1</sub>  | $A_0 = B_0$                     | L                   | L                              | Н                | L                   | L                              | H                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | A <sub>2</sub> =B <sub>2</sub>  | A <sub>1</sub> =B <sub>1</sub>  | A <sub>0</sub> =B <sub>0</sub>  | Х                   | Х                              | Н                | L                   | L                              | Н                |  |  |
| $A_3=B_3$                       | A <sub>2</sub> =B <sub>2</sub>  | A <sub>1</sub> =B <sub>1</sub>  | $A_0=B_0$                       | Н                   | Н                              | L                | L                   | L                              | L                |  |  |
| A <sub>3</sub> =B <sub>3</sub>  | A <sub>2</sub> =B <sub>2</sub>  | A <sub>1</sub> =B <sub>1</sub>  | $A_0 = B_0$                     | L                   | L                              | L                | Н                   | Н                              | L                |  |  |

#### Notes

- 1. H = HIGH voltage level
  - L = LOW voltage level
  - X = don't care

# 74HC/HCT85



# 4-bit magnitude comparator

**74HC/HCT85** 

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | T <sub>amb</sub> (°C)                                                                                       |      |                |                 |      |                 |      |                 | TES                 |                   | ST CONDITIONS |  |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------|------|----------------|-----------------|------|-----------------|------|-----------------|---------------------|-------------------|---------------|--|
| CVMDOL                              | PARAMETER                                                                                                   | 74HC |                |                 |      |                 |      |                 |                     |                   |               |  |
| SYMBOL                              |                                                                                                             | +25  |                | -40 to +85      |      | -40 to +125     |      | UNIT            | V <sub>CC</sub> (V) | WAVEFORMS         |               |  |
|                                     |                                                                                                             | min. | typ.           | max.            | min. | max.            | min. | max.            |                     | (',               |               |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay  A <sub>n</sub> , B <sub>n</sub> to Q <sub>A&gt;B</sub> or Q <sub>A<b< sub=""></b<></sub> |      | 63<br>23<br>18 | 195<br>39<br>33 |      | 245<br>49<br>42 |      | 295<br>59<br>50 | ns                  | 2.0<br>4.5<br>6.0 | Fig.6         |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay A <sub>n</sub> , B <sub>n</sub> to Q <sub>A=B</sub>                                       |      | 58<br>21<br>17 | 175<br>35<br>30 |      | 220<br>44<br>37 |      | 265<br>53<br>45 | ns                  | 2.0<br>4.5<br>6.0 | Fig.6         |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $I_{A < B}, I_{A = B}, I_{A > B} \text{ to}$ $Q_{A < B}, Q_{A > B}$                       |      | 50<br>18<br>14 | 140<br>28<br>24 |      | 175<br>35<br>30 |      | 210<br>42<br>36 | ns                  | 2.0<br>4.5<br>6.0 | Fig.6         |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay I <sub>A=B</sub> to Q <sub>A=B</sub>                                                      |      | 39<br>14<br>11 | 120<br>24<br>20 |      | 150<br>30<br>26 |      | 180<br>36<br>31 | ns                  | 2.0<br>4.5<br>6.0 | Fig.6         |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                                      |      | 19<br>7<br>6   | 75<br>15<br>13  |      | 95<br>19<br>16  |      | 110<br>22<br>19 | ns                  | 2.0<br>4.5<br>6.0 | Fig.6         |  |

# 4-bit magnitude comparator

**74HC/HCT85** 

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                          | UNIT LOAD COEFFICIENT |
|--------------------------------|-----------------------|
| I <sub>A<b< sub=""></b<></sub> | 1.00                  |
| $I_{A>B}$                      | 1.00                  |
| $I_{A=B}$                      | 1.50                  |
| $A_{n}, B_{n}$                 | 1.50                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                                                        |       | T <sub>amb</sub> (°C) |            |      |             |      |      |                 | TEST CONDITIONS |       |  |
|-------------------------------------|----------------------------------------------------------------------------------------|-------|-----------------------|------------|------|-------------|------|------|-----------------|-----------------|-------|--|
| SYMBOL                              | PARAMETER                                                                              | 74HCT |                       |            |      |             |      |      |                 |                 |       |  |
|                                     |                                                                                        | +25   |                       | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub> | WAVEFORMS       |       |  |
|                                     |                                                                                        | min.  | typ.                  | max.       | min. | max.        | min. | max. |                 | (')             |       |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $A_n$ , $B_n$ to $Q_{A>B}$ or $Q_{A$                                 |       | 26                    | 44         |      | 55          |      | 66   | ns              | 4.5             | Fig.6 |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay A <sub>n</sub> , B <sub>n</sub> to Q <sub>A=B</sub>                  |       | 24                    | 40         |      | 50          |      | 60   | ns              | 4.5             | Fig.6 |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $I_{A < B}$ , $I_{A = B}$ , $I_{A > B}$ to $Q_{A < B}$ , $Q_{A > B}$ |       | 18                    | 31         |      | 39          |      | 47   | ns              | 4.5             | Fig.6 |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay I <sub>A=B</sub> to Q <sub>A=B</sub>                                 |       | 18                    | 31         |      | 39          |      | 47   | ns              | 4.5             | Fig.6 |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                                 |       | 7                     | 15         |      | 19          |      | 22   | ns              | 4.5             | Fig.6 |  |

**74HC/HCT85** 

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the word A inputs  $(A_n)$ , word B inputs  $(B_n)$  and expansion inputs  $(I_n)$  to the outputs  $(Q_n)$  propagation delays and the output transition times.

#### **APPLICATION INFORMATION**



# 4-bit magnitude comparator

# **74HC/HCT85**



#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".